## Data Sheet

RoHS 6 fully compliant options available; -xxxE denotes a lead-free product

## Description

These small outline high CMR, high speed, diode-transistor optocouplers are single channel devices in a five lead miniature footprint. They are electrically equivalent to the following Avago optocouplers:

The SO-5 JEDEC registered (MO-155) package outline does not require "through holes" in a PCB. This package occupies approximately one-fourth the footprint area of the standard dual-in-line package. The lead profile is designed to be com-patible with standard surface mount processes.

These diode-transistor optocouplers use an insulating layer between the light emitting diode and an integrated photon detector to provide electrical insulation between input and output. Separate connections for the photodiode bias and output transistor collector increase the speed up to a hundred times over that of a conventional photo-transistor coupler by reducing the base-collector capacitance.

The HCPL-M452 is designed for high speed TTL/TTL applications. A standard 16 mA TTL sink current through the input LED will provide enough output current for 1 TTL load and a 5.6 ký pull-up resistor. CTR of the HCPLM452 is $19 \%$ minimum at $\mathrm{I}_{\mathrm{F}}=16 \mathrm{~mA}$.

The HCPL-M453 is an HCPL-M452 with increased common mode transient immunity of $15,000 \mathrm{~V} / \mu \mathrm{s}$ minimum at $\mathrm{V}_{\mathrm{CM}}=1500 \mathrm{~V}$ guaranteed.

## Ordering Options

| SO-5 Package | Standard DIP | S0-8 Package |
| :--- | :--- | :--- |
| HCPL-M452 | HCPL-4502 | HCPL-0452 |
| HCPL-M453 | HCPL-4503 | HCPL-0453 |

Note: These devices equivalent to 6N135/6N136 devices but without the base lead.

## Features

- Surface mountable
- Very small, low profile JEDEC registered package outline
- Compatible with infrared vapor phase reflow and wave soldering processes
- Very high common mode transient immunity: $15000 \mathrm{~V} / \mu \mathrm{s}$ at $\mathrm{V}_{\mathrm{CM}}=1500 \mathrm{~V}$ guaranteed (HCPL-M453)
- High speed: $1 \mathrm{Mb} / \mathrm{s}$
- TTL compatible
- Open collector output
- Worldwide Safety Approval:
- UL1577 recognized, 3750Vrms/1min
- CSA Approved
- Lead free option


## Applications

- Line receivers: High common mode transient immunity ( $>1000 \mathrm{~V} / \mu \mathrm{s}$ ) and low input-output capacitance ( 0.6 pF ).
- High speed logic ground isolation: TTL/TTL, TTL/LTTL, TTL/CMOS, TTL/LSTTL
- Replace slow phototransistor optocouplers
- Replace pulse transformers: save board space and weight
- Analog signal ground isolation: Integrated photon detector provides improved linearity over phototransistor type

CAUTION: The small device geometries inherent to the design of this bipolar component increase the component's susceptibility to damage from electrostatic discharge (ESD). It is advised that normal static precautions be taken in handling and assembly of this component to prevent damage and/or degradation which may be induced by ESD.

## Ordering Information

HCPL-M452 and HCPL-M453 are UL Recognized with 3750 Vrms for 1 minute per UL1577.

| Part <br> Number | Option |  | Package | Surface Mount | Tape \& Reel | Quantity |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | RoHS <br> Compliant | non RoHS Compliant |  |  |  |  |
| HCPL-M452 | -000E | no option | SO-5 | $x$ |  | 100 per tube |
| HCPL-M453 | -500E | \#500 |  | X | X | 1500 per reel |

To order, choose a part number from the part number column and combine with the desired option from the option column to form an order entry.

Example 1:
HCPL-M452-500E to order product of SO-5 Surface Mount package in Tape and Reel packaging and RoHS compliant.
Example 2:
HCPL-M452 to order product of SO-5 Surface Mount package in Tube packaging and non RoHS compliant.
Option datasheets are available. Contact your Avago sales representative or authorized distributor for information
Remarks: The notation '\#XXX' is used for existing products, while (new) products launched since July 15, 2001 and RoHS compliant will use'-XXXE.'

## Outline Drawing (JEDEC MO-155)



## Schematic



Land Pattern Recommendation


Dimensions in millimeters and (inches)

## Solder Reflow Thermal Profile



Note: Non-halide flux should be used.

## Recommended Pb-Free IR Profile

Recommended reflow condition as per JEDEC Standard, J-STD-020 (latest revision).
Non-Halide Flux should be used.

## Regulatory Information

The HCPL-M452/M453 are approved by the following organizations:

UL
Approved under UL 1577, component recognition program up to $\mathrm{V}_{\text {ISO }}=3750 \mathrm{~V}_{\text {RMS }}$ expected prior to product release.

## CSA

Approved under CSA Component Acceptance Notice \#5.

Insulation Related Specifications

| Parameter | Symbol | Value | Units | Conditions |
| :--- | :--- | :--- | :--- | :--- |
| Min External Air Gap (Clearance) | $\mathrm{L}(\mathrm{IO} 1)$ | $\geq 5$ | mm | Measured from input terminals to output <br> terminals |
| Min. External Tracking Path (Creepage) | $\mathrm{L}(\mathrm{IO} 2)$ | $\geq 5$ | mm | Measured from input terminals to output <br> terminals |
| Min. Internal Plastic Gap (Clearance) |  | 0.08 | mm | Through insulation distance conductor to <br> conductor |
| Tracking Resistance | CTI | 175 | V | DIN IEC 112/VDE 0303 Part 1 |
| Isolation Group (per DIN VDE 0109) |  | IIIa |  | Material Group DIN VDE 0109 |

## Absolute Maximum Ratings

(No Derating Required up to $85^{\circ} \mathrm{C}$ )
Storage Temperature $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
Operating Temperature .................................................................. $55^{\circ} \mathrm{C}$ to $+100^{\circ} \mathrm{C}$
Average Input Current - $I_{F}$......................................................................... $25 \mathrm{~mA}^{[1]}$
Peak Input Current - $I_{F}$................................................................................ 50 mA ${ }^{[2]}$
(50\% duty cycle, 1 ms pulse width)
Peak Transient Input Current - $I_{F}$ $\qquad$ 1.0 A
( $1 \mu \mathrm{~s}$ pulse width, 300 pps )
 Input Power Dissipation.............................................................................. 45 mW [3]
Average Output Current - $\mathrm{I}_{\mathrm{O}}$ (Pin 5) ................................................................ 8 mA
Peak Output Current ........................................................................................ 16 mA
Output Voltage - V $\mathrm{V}_{\mathrm{O}}$ (Pin 5-4) ............................................................. 0.5 V to 20 V
Supply Voltage - VCC (Pin 6-4) ............................................................ - 0.5 V to 30 V
Output Power Dissipation....................................................................... 100 mW [4]
Infrared and Vapor Phase Reflow Temperature.....................................see below

## Electrical Specifications

Over recommended temperature $\left(\mathrm{T}_{\mathrm{A}}=0^{\circ} \mathrm{C}\right.$ to $70^{\circ} \mathrm{C}$ ) unless otherwise specified. (See note 11.)

| Parameter <br> Current Transfer Ratio | Symbol | Min. | Typ.* | Max. | Units | Test Condit |  | Fig. | Note |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | CTR | 20 | 24 | 50 | \% | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ | $\mathrm{V}_{\mathrm{O}}=0.4 \mathrm{~V} \quad \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}$ | 1,2,4 | 5 |
|  |  | 15 | 25 |  |  |  | $\mathrm{V}_{\mathrm{O}}=0.5 \mathrm{~V} \quad \mathrm{I}_{\mathrm{F}}=16 \mathrm{~mA}$ |  |  |
| Logic Low Output Voltage | $\mathrm{V}_{\mathrm{OL}}$ |  | 0.1 | 0.4 | V | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ | $\mathrm{l}_{\mathrm{O}}=3.0 \mathrm{~mA}$ |  |  |
|  |  |  |  | 0.5 |  |  | $\mathrm{I}_{\mathrm{O}}=2.4 \mathrm{~mA}$ |  |  |
| Logic High Output Current | IOH |  | 0.003 | 0.5 | $\mu \mathrm{A}$ | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{O}}=\mathrm{V}_{\mathrm{CC}}=\quad \mathrm{I}_{\mathrm{F}}=0 \mathrm{~mA} \\ & 5.5 \mathrm{~V} \end{aligned}$ | 7 |  |
|  |  |  | 0.01 | 1 |  | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{O}}=\mathrm{V}_{\mathrm{CC}}= \\ & 15.0 \mathrm{~V} \end{aligned}$ |  |  |
|  |  |  |  | 50 |  |  |  |  |  |
| Logic Low Supply Current | $\mathrm{I}_{\text {CCL }}$ |  | 50 | 200 |  | $\mathrm{I}_{\mathrm{F}}=16 \mathrm{~mA}$ | $=$ Open, $\mathrm{V}_{\mathrm{CC}}=15 \mathrm{~V}$ |  | 11 |
| Logic High Supply Current | ICCH |  | 0.02 | 1 |  | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ | $\begin{aligned} & \mathrm{I}_{\mathrm{F}}=0 \mathrm{~mA}, \mathrm{~V}_{\mathrm{O}}=\text { Open, } \\ & \mathrm{V}_{\mathrm{CC}}=15.0 \mathrm{~V} \end{aligned}$ |  | 11 |
|  |  |  |  | 2 |  |  |  |  |  |
| Input Forward Voltage | $V_{F}$ |  | 1.5 | 1.7 | V | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ | $\mathrm{I}_{\mathrm{F}}=16 \mathrm{~mA}$ | 3 |  |
|  |  |  |  | 1.8 |  |  |  |  |  |
| Input Reverse Breakdown Voltage | $B V_{R}$ | 5 |  |  |  | $\mathrm{I}_{\mathrm{R}}=10 \mu \mathrm{~A}$ |  |  |  |
| Temperature Coefficient of Forward Voltage | $\begin{aligned} & \Delta \mathrm{V}_{\mathrm{F}} / \\ & \Delta \mathrm{T}_{\mathrm{A}} \end{aligned}$ |  | -1.6 |  | $\mathrm{mV} /{ }^{\circ} \mathrm{C}$ | $\mathrm{I}_{\mathrm{F}}=16 \mathrm{~mA}$ |  |  |  |
| Input Capacitance | $\mathrm{CII}^{\text {N }}$ |  | 60 |  | pF | $\mathrm{f}=1 \mathrm{MHz}, \mathrm{V}_{\mathrm{F}}=0$ |  |  |  |
| Input-Output Insulation | VISO | 3750 |  |  | $V_{\text {RMS }}$ | RH $\leq 50 \%$, | $1 \mathrm{~min} ., \mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | 6,7 |
| Resistance (Input-Output) | $\mathrm{R}_{1} \mathrm{O}$ |  | $10^{12}$ |  | $\Omega$ | $\mathrm{V}_{1-\mathrm{O}}=500$ |  |  | 6 |
| Capacitance (Input-Output) | $\mathrm{Cl}_{1-\mathrm{O}}$ |  | 0.6 |  | pF | $\mathrm{f}=1 \mathrm{MHz}$ |  |  | 6 |

* All typicals at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.


## Switching Specifications

Over recommended temperature $\left(\mathrm{T}_{\mathrm{A}}=0^{\circ} \mathrm{C}\right.$ to $\left.70^{\circ} \mathrm{C}\right) \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{I}_{\mathrm{F}}=16 \mathrm{~mA}$ unless otherwise specified.

| Parameter | Symbol | Device | Min. | Typ.* | Max. | Units | Test Conditions | Fig. | Note |  |  |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| Propagation Delay <br> Time to Logic Low <br> at Output | $\mathrm{t}_{\text {PHL }}$ |  |  | 0.2 |  |  |  |  |  |  |  |
| as |  |  | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ | $\mathrm{R}_{\mathrm{L}}=1.9 \mathrm{k} \Omega$ | $5,6,10$ | 9 |  |  |  |  |  |


| Propagation Delay Time to Logic High at Output | tplH |  |  | 0.6 | 0.8 |  | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ | $\mathrm{R}_{\mathrm{L}}=1.9 \mathrm{k} \Omega$ | 5,6,10 | 9 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  | 1.0 |  |  |  |  |  |
| Common Mode Transient Immunity at Logic High Level Output | \|CMH| | $\begin{aligned} & \text { HCPL- } \\ & \text { M452 } \end{aligned}$ |  | 1 |  | kV/ $\mu \mathrm{s}$ | $\mathrm{V}_{\mathrm{CM}}=10 \mathrm{~V}_{\mathrm{p} \text {-p }}$ | $\begin{aligned} & \mathrm{I}_{\mathrm{F}}=0 \mathrm{~mA} \\ & \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C} \end{aligned}$ | 11 | 8,9 |
|  |  | HCPL- <br> M453 | 15 | 30 |  |  | $\begin{aligned} & V_{C M}=1500 \\ & V_{p-p} \end{aligned}$ | $\mathrm{R}_{\mathrm{L}}=1.9 \mathrm{k} \Omega$ |  |  |
| Common Mode Transient Immunity at Logic Low Level Output | \|CM ${ }_{\text {L }}$ | $\begin{aligned} & \text { HCPL- } \\ & \text { M452 } \end{aligned}$ |  | 1 |  |  | $\mathrm{V}_{\mathrm{CM}}=10 \mathrm{~V}_{\mathrm{p} \text {-p }}$ | $\begin{aligned} & \mathrm{I}_{\mathrm{F}}=16 \mathrm{~mA} \\ & \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C} \end{aligned}$ | 11 | 8,9 |
|  |  | $\begin{aligned} & \text { HCPL- } \\ & \text { M453 } \end{aligned}$ | 15 | 30 |  |  | $\begin{aligned} & V_{\mathrm{CM}}=1500 \\ & \mathrm{~V}_{\mathrm{p}-\mathrm{p}} \end{aligned}$ | $\mathrm{R}_{\mathrm{L}}=1.9 \mathrm{k} \Omega$ |  |  |
| Bandwidth | BW |  |  | 3 |  | MHz | $\mathrm{R}_{\mathrm{L}}=100 \Omega$, Se | Test Circuit | 8,9 | 10 |

All typicals at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.

Notes:

1. Derate linearly above $85^{\circ} \mathrm{C}$ free-air temperature at a rate of $0.5 \mathrm{~mA} /{ }^{\circ} \mathrm{C}$.
2. Derate linearly above $85^{\circ} \mathrm{C}$ free-air temperature at a rate of $1.0 \mathrm{~mA} /{ }^{\circ} \mathrm{C}$.
3. Derate linearly above $85^{\circ} \mathrm{C}$ free-air temperature at a rate of $1.1 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$.
4. Derate linearly above $85^{\circ} \mathrm{C}$ free-air temperature at a rate of $2.3 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$.
5. CURRENT TRANSFER RATIO in percent is defined as the ratio of output collector current, $I_{0}$, to the forward LED input current, $I_{F}, t i m e s ~ 100$.
6. Device considered a two terminal device: pins 1 and 3 shorted together, and pins 4,5 and 6 shorted together.
7. In accordance with UL 1577, each optocoupler is proof tested by applying an insulation test voltage $\geq 4500 \mathrm{~V}_{\mathrm{RMs}}$ for 1 second (leakage detection current limit, $\mathrm{l}_{\mathrm{I}-\mathrm{O}} \leq 5 \mu \mathrm{~A}$ ).
8. Common transient immunity in a Logic High level is the maximum tolerable (positive) $d V_{C M} / d t$ on the rising edge of the common mode pulse, $V_{C M}$, to assure that the output will remain in a Logic High state (i.e., $\mathrm{V}_{\mathrm{O}}>2.0 \mathrm{~V}$ ). Common mode transient immunity in a Logic Low level is the maximum tolerable (negative) $\mathrm{dV}_{\mathrm{CM}} / \mathrm{dt}$ on the falling edge of the common mode pulse signal, $\mathrm{V}_{\mathrm{CM}}$ to assure that the output will remain in a Logic Low state (i.e., $\mathrm{V}_{\mathrm{O}}<0.8 \mathrm{~V}$ ).
9. The $1.9 \mathrm{k} \Omega$ load represents 1 TTL unit load of 1.6 mA and the $5.6 \mathrm{k} \Omega$ pull-up resistor.
10. The frequency at which the ac output voltage is 3 dB below its mid-frequency value.
11. Use of a $0.1 \mu \mathrm{~F}$ bypass capacitor connected between pins 4 and 6 is recommended.


Figure 1. dc and Pulsed Transfer Characteristics.


Figure 3. Input Current vs. Forward Voltage.


Figure 5. Propagation Delay vs. Temperature.


Figure 2. Current Transfer Ratio vs. Input Current.


Figure 4. Current Transfer Ratio vs. Temperature.


Figure 6. Propagation Delay Time vs. Load Resistance.


Figure 7. Logic High Output Current vs. Temperature.


Figure 8. Small-Signal Current Transfer Ratio vs. Quiescent Input Current.



Figure 9. Frequency Response.


Figure 10. Switching Test Circuit.


Figure 11. Test Circuit for Transient Immunity and Typical Waveforms.

